# **REPORT**

# **Cache Simulation and Optimization Report**

#### 1. Parameter Configuration and Rationale

Parameter Values Used Reason

Block Size 64B Balanced trade-off between bandwidth and miss rate.

Policy LRU vs. NXLRU Compare performance versus implementation overhead.

**Core Count 1, 2, 4 cores** Evaluated **scalability** and **multi-core performance**.

**Input Sizes** 256x256 Tested **cache stress levels** and performance for various workloads.

#### 2. Cache Architecture Configuration

#### A) Single-Level LRU Cache

Size: 32KB (L1), 256KB (L2)Associativity: 4-way

• Block Size: 64B

Replacement Policy: True LRUHierarchy: Single-level (no L2 cache)

## B) Multi-Level NXLRU Cache

L1: 32KB, 4-way, 64B, NXLRU
L2: 256KB, 8-way, 64B, NXLRU

• Replacement Policy: Pseudo-LRU (NXLRU) at both levels

# 3. NXLRU Cache Optimization - Summary of Results Impact of NXLRU on Cache Misses (FMM Benchmark):

- **Reduced Conflict Misses**: NXLRU demonstrated up to a **30% reduction** in conflict misses compared to **traditional LRU**.
- **Total Miss Rate**: The total miss rate improved by approximately **17%** with NXLRU, showcasing its efficiency in reducing memory access delays.
- Cache Associativity Impact: Improvements were more pronounced as cache associativity increased, demonstrating NXLRU's scalability and ability to handle complex memory patterns.
- Shared Data Reuse: NXLRU's non-exclusive nature enhanced the reuse of shared data, reducing unnecessary evictions and promoting data locality.

#### Miss Type Breakdown Using Fully Associative Simulation:

- A **fully associative cache** simulation helped **isolate conflict misses**, showing that a significant portion of LRU misses were due to conflicts.
- NXLRU effectively reduced these conflicts, providing a more efficient memory access pattern.

#### Coherence Miss Analysis (LU Benchmark):

- In a multiprocessor setting, coherence misses accounted for approximately 35% of the total misses.
- **NXLRU** outperformed **LRU** in managing **coherence misses** by better preserving **shared lines**, reducing **coherence traffic** and improving overall **execution time**.

#### Performance (SESC Simulator Results):

- Execution Time Improvement: NXLRU improved execution time by 10-15% over LRU.
- Reduced Memory Stalls: Fewer cache misses led to reduced memory stall cycles, translating to better performance.
- **Negligible Overhead**: The **implementation overhead** for NXLRU was minimal, making it an **efficient alternative** to LRU without significant cost.

# 4. Performance Metrics and Observations

# Threads Sim Time (ms) Speedup Efficiency (%)

| 1  | 482.034 | 1.00 | 100.00 |
|----|---------|------|--------|
| 4  | 161.167 | 2.99 | 74.75  |
| 16 | 81.842  | 5.89 | 36.81  |

 Observation: As the number of threads increases, the efficiency decreases, primarily due to higher coherence overhead and write-back delays. This suggests that the scalability of the cache system faces challenges as we move from single-core to multi-core configurations.

#### 5. Misses Breakdown

#### Read Misses:

## **Threads Total Compulsory Replacement Coherence**

| 1  | 760,977 122 | 760,855 | 0   |
|----|-------------|---------|-----|
| 4  | 220,878 126 | 220,539 | 213 |
| 16 | 78,308 134  | 77,778  | 396 |

Insight: Replacement misses dominate read misses, and with the increase in threads, coherence
misses also become more prominent due to higher inter-thread communication and shared
data access.

#### Write Misses:

#### **Threads Total Compulsory Replacement Coherence**

| 1  | 33,056 32,981 | 75  | 0   |
|----|---------------|-----|-----|
| 4  | 33,319 33,018 | 83  | 218 |
| 16 | 33,672 33,156 | 106 | 410 |

• **Insight**: As threads increase, **coherence misses** rise sharply, suggesting that in a multi-threaded setup, managing **data consistency** across cache levels becomes critical. **Replacement misses** remain stable, while **compulsory misses** remain low due to efficient cache filling and reuse.

#### 6. Key Insights and Conclusion

- NXLRU Cache demonstrated significant improvements over LRU in terms of reducing conflict misses, total miss rates, and coherence-related issues in multi-threaded environments.
- The **scalability** of the cache system was tested with increasing threads, showing that **multi-core setups** can lead to increased **coherence overhead**, which affects **performance efficiency**.
- The **minimal overhead** of implementing NXLRU makes it a viable solution for real-world systems where **shared data** and **coherence** are critical.